# Analysis of the DC-Link Current for the Single Phase H-Bridge Inverter Under Harmonic Output Currents

Tao Wang, Student Member, IEEE, Shuai Lu, Member, IEEE

Abstract-This paper investigates the dc-link current to facilitate the dc-link capacitor sizing for the single phase H-bridge inverter under harmonic ac currents. As the capacitor equivalent series resistance (ESR) varies significantly until the frequency is higher than 1kHz, the expressions of the dc-link current individual low order harmonics (LOHs) and the switching harmonic currents (SHCs) root mean square (RMS) value are derived respectively to accurately evaluate the dc capacitor losses. The dc-link LOH expressions reveal that each harmonic ac current induces two harmonic currents in the dc-link. When the ac current has multiple combinations of LOHs, the dc-link current envelopes take infinite possible unusual forms, so after somewhat complicated derivation, the SHCs RMS equations are successfully derived and further simplified into one equation for easy worst case design as demonstrated by the actual case study. A single phase H-bridge inverter lab prototype is developed to inject arbitrary combinations of harmonic currents of different orders, amplitudes and angles into the grid. The good match between the computational, simulation and experimental results validate the effectiveness of proposed method. Particularly, the worst case analysis is verified by the experiment and the differences between the experiment and computation results are formulated and explained definitely.

*Index Terms*—dc-link current, single phase H-bridge inverter, active power filter, low order harmonics, switching harmonic currents.

#### I. INTRODUCTION

**S** IZING and rating of the capacitor is an important factor for the single phase H-bridge system design. Inaccurate evaluation of the dc-link current would result in capacitor oversizing and increase the system volume. It is well known that the dc-link current of the single phase inverter with the sinusoidal ac current contains a dc component, the 2<sup>nd</sup> order harmonic and switching harmonic currents (SHCs) with their sidebands components. The 2<sup>nd</sup> order harmonic current and the switching harmonic currents are absorbed by the dc capacitor. The dc voltage ripple is mostly determined by the low-order harmonic (LOH) currents in the dc-link, and the capacitor power losses are dependent on its equivalent series resistance (ESR) and harmonic currents in the dc-link.

A variety of dc-link current analytical methods, either in the time domain (RMS method) or in the frequency domain (Double Fourier Series Analysis method) have been reported in the literature [1]-[7]. The RMS current analytic solution is introduced in [1]-[5], where the dc-link current RMS value is expressed in terms of the modulation index, power factor, and the amplitude of output current. As the inverter output is a pulse width modulated (PWM) voltage, the output current also contains SHC ripples, whose impacts to the dc-link current RMS value are also investigated. Paper [1] and [3] derive the dc-link current RMS value expressions for the three phase and the single phase inverters, respectively. In both [1] and [3], output currents are sinusoidal. Paper [3] further evaluated the influence of the output current PWM switching harmonics (SHC ripples) on the dc-link current RMS value. Herein, the double Fourier analysis is used to get each spectral components of the switching harmonics and then it is concluded in [3] that the SHC ripples impacts can be neglected when they are less than 0.3 times of the fundamental output current. Paper [2] demonstrates that the SHC ripples have very limited influence on dc-link current by numerous simulations. Paper [4] and [5] directly derive the dc-link current RMS closed form expression. Paper [4] states that the SHC ripples in the output ac current will increase the dc-link current RMS essentially. By further exploration of the data in [4], it is clear that if the SHC ripple in the output current is neglected, the significant dc-link current RMS error only occurs when the ripple factor is much more than the normal allowable range (128.5%). The example of 24.8% error in [4] actually corresponds to a 128.5% ripple ratio. In a properly designed voltage source converter system, the SHC ripple factor at the converter side inductor has to be less than 20% or 30%. Therefore, the SHC ripples in the output current can be safely neglected when calculating the dc-link current RMS value.

As the capacitor ESR has strong frequency dependency, the dc-link current needs to be analyzed in the frequency domain

Manuscript received February 6, 2018; revised April 19, 2018 and September 6, 2018; accepted October 1, 2018. Date of publication xx xx, xx; date of current version xx xx, 2018. Recommended for publication by Associate Editor xx.

Tao Wang is with the Department of Electrical Engineering and Automation, Chongqing University, Chongqing 400044, China (e-mail: 20094324@cqu.edu.cn).

Shuai Lu is with the Department of Electrical Engineering and Automation, Chongqing University, Chongqing 400044, China (e-mail: Lushuai1975@gmail.com)

[6]-[7] for more precise calculations of capacitor power losses. The three phase inverter dc-link current spectrum of CPWM (continuous PWM) and DPWM (discontinuous PWM) are compared by using double Fourier series method in [6]. Paper [7] proposes a general method to analyze the dc-link current spectra for most types of inverters, where it needs complicated convolution computation.

So far, nearly all the studies either with the Double Fourier Series Analysis or with the RMS method assume the sinusoidal ac current. Paper [8] investigates the dc-link current RMS expression with the unbalanced ac output current (negative sequence, still at the fundamental frequency) for three phase inverters. Therein, overall RMS values are obtained by integrating the dc-link current expression within each switching cycle over one sector, and the dc-link low order harmonic (LOH) current is obtained in the same process. When the ac current contains multiple LOHs (less than 1kHz) in applications such as the active power filter (APF), the significant impacts of the LOHs on the dc-link current are investigated in [9]. Therein, the LOHs and SHC RMS of the dc-link current are formulated individually, as the ESRs of the electrolytic and film dc capacitors nearly stay constant when harmonic frequencies greater than 1kHz [10]-[12].

It should also be noted that the previous methods all suffer from a serious difficulty in the practical worst case design, i.e. there are infinite possible RMS values due to all possible LOH phase angles combinations. To be more specific, even if the previous methods such as the double Fourier Series analysis would be used to handle the cases with the LOHs, it would still only get one solution with one set of LOH phase angle combination after intensive computation. So it would not be practical to get the worst case design result for the dc-link current.

This paper extended the work of [9], giving more detailed investigation of the dc-link current for single phase H-bridge converter under harmonic ac currents. Herein, the SHCs RMS equations are successfully simplified into one equation for easy worst case design, and a practical design case of the dc-link harmonic currents is demonstrated. In Section II, the basic models of the inverter dc-link current and duty cycles are introduced together with the capacitor power losses model. Then the general expressions of dc-link LOHs are derived based on instant power balance in Section III. Each dc-link LOH current is used separately to calculate the capacitor losses, as the capacitor ESR varies with the frequencies under 1kHz. In Section IV, it is revealed that the conventional SHC RMS equation derivation process is no longer applicable when the ac current has the LOHs. Hence, new SHC RMS equations were derived with trigonometric derivation. As a given set of LOHs in the ac current have phase angles with full ranges, infinite dclink current envelopes and the corresponding RMS values exist. Therefore, the proposed equations are simplified for the worst case design and then demonstrated with quantitative examples in Section V. Section VI shows a single-phase H-bridge inverter prototype developed to inject different combinations of LOH currents into the grid. Despite the unusual and complicated dclink current patterns under various combinations of LOHs, the lab results well match those from the proposed computational methods and the simulations. Particularly, the worst case analysis is verified by the experiment and the differences

between the experiment and computation results are formulated and explained definitely.

#### II. BASIC ANALYSIS OF THE DC-LINK CURRENT

## A. Circuit Description

The single phase H-bridge inverter topology is depicted in Fig. 1.  $C_{dc}$  is the dc capacitor,  $R_{dc}$  and  $L_{dc}$  are the stray resistance and inductance of the dc source.  $V_{dc}$  is dc source voltage. The dc-link voltage  $v_c$  is inverted into the PWM voltage  $v_{out}$  by the H-bridge. The switching frequency ripple currents in the output is absorbed by the LC or LCL filter between the inverter and the grid (or loads).  $L_g$  and  $L_r$  are the filter inductors on the grid and the inverter side, respectively.  $C_f$  is the filter capacitor and  $R_d$  is a damping resistor.

Considering that  $i_{aT}$  and  $i_{bT}$  are the two phase leg currents, the dc-link current can be expressed as

$$i_{dc} = i_{aT} + i_{bT} = (S_a - S_b)i_{out}$$
(1)

where  $S_a$  and  $S_b$  are the switching states. When  $T_{i1}$  is on or off,  $S_i$  (*i=a,b*) equals to 1 or 0, respectively. It should be noted that the dc-link current model as in (1) defines the relationship between the switching function and the output current. Even though (1) is not used for calculating the LOH currents in dc-link, it is needed to derive the dc-link current RMS in Section IV.

## B. PWM Strategy and Modulation Signals Analysis

The gating signals for the system as shown in Fig. 1 is generated by the carrier-based PWM [13]-[15] which could be either bipolar or unipolar modulation. Since the unipolar modulation has lower voltage steps and less SHC ripples in the ac side, it has been chosen as the modulation method for single phase inverters [16]. Therefore, the unipolar modulation is used in this paper. The LOHs are often present in its modulation signals. When the grid voltage has LOHs distortion, a properly designed closed loop controller of a grid-tied inverter produces the same amount of voltage harmonics, so that the grid current stays sinusoidal [17]. In APF, additional LOHs is needed in modulation signals to inject harmonic currents. In UPS applications, the LOHs are also needed in modulation signals in order to maintain sinusoidal voltage under nonlinear loads. Therefore, the general mathematical expressions of the modulation signals  $v_{aM}$  and  $v_{bM}$  for phase leg a and b as defined in (2) should consist of the fundamental frequency and multiple LOH signals.

$$\begin{cases} v_{aM} = \sum_{k=1}^{\infty} M_k \cos(k\omega_1 t - \varphi_{vk}) + v_z \\ v_{bM} = -\sum_{k=1}^{\infty} M_k \cos(k\omega_1 t - \varphi_{vk}) + v_z \end{cases}$$
(2)

In (2),  $\omega_1 t$  is the phase angle of fundamental component in  $v_{out}$ .  $\varphi_{vl}$  is the slight phase angle difference between the inverter and the grid side voltages (or UPS output voltage) to induce the needed current output.  $v_z$  is common mode modulation signals. In unipolar SPWM of single phase inverter [18],  $v_z$  is zero. The  $M_k$  is the modulation index defined as

$$M_{k} = \frac{V_{k}}{v_{c}}$$
(3)

3



Fig. 1 Single phase H-bridge inverter topology.

where  $V_k$  is the magnitude of  $k^{\text{th}}$  voltage harmonic component in modulation signals.

#### C. Simplification of the Modulation Signals Expressions

Two simplifications are made to the modulation signal expressions as in (2) in the subsequent derivation process.

Firstly, the LOH signals are negligible compared to the fundamental frequency signal. As for the inverter filter inductor voltage drops, there are design rules such as in [19]-[20], where it is defined that a regular grid tied inverter allows the inductance voltage drop (at fundamental frequency) less than 10%. Therefore, only slight voltage difference between the inverter output and the grid voltage is needed to induce the rated grid-side current over the filter inductor. The same rule is also applicable in an APF system, where the fundamental frequency component of the inverter output voltage is the same as the grid voltage, and then only small amount of extra harmonic voltages from the inverter output (also <10% of the fundamental component) are needed to induce the required APF LOH currents across the filter inductor.

Secondly, the slight phase angle difference  $\varphi_{vI}$  between the inverter output and the grid voltage can be neglected. Fig. 2 shows the fundamental frequency voltage phasor diagram where  $v_L$ ,  $v_{out}$  are the inductor voltage and inverter output voltage, respectively. The grid current  $i_g$  leads the grid voltage  $v_g \ by \ \varphi_I$ , which indicates that the inverter is also adding capacitive reactive powers to the system. It is obvious from Fig. 2 that as the inductor voltage drop is very small, the phase angle difference between grid and inverter output voltage is negligible in the subsequent derivation process. Particularly for the APF application in this paper, fundamental frequency grid current is zero, so that the two voltages are actually the same with zero  $\varphi_{vI}$ .

#### D. Capacitor Power Losses

The lifetime of capacitors follows the well-established "10 Kelvin rule": a drop of the ambient temperature by 10K doubles the lifetime. Therefore, in addition of selecting an appropriate rated voltage of the capacitor, the correct thermal design is of major importance. The capacitor core temperature  $T_c$  is determined by the ambient temperature  $T_a$  and the power dissipation in the capacitor, as caused by the capacitor RMS current [2].

$$T_c = T_a + I_{C,rms}^2 R_{ESR} R_{th,c-a} \tag{4}$$

where  $R_{ESR}$  represents the equivalent series resistance (ESR) of the capacitor,  $R_{th,c-a}$  is the thermal resistance between the capacitor core and ambient air, and  $I_{C,rms}$  is the capacitor current RMS value. A typical ESR vs. frequency curve is shown in Fig. 3. It should be noted that the capacitor ESR stays almost



Fig. 2 The fundamental frequency components phasor diagram on the inverter

ac side.

Fig. 3 Typical capacitor ESR frequency characteristic curve.

constant with the frequencies greater than 1kHz and varies greatly at the frequencies below 1kHz. Therefore, it is proposed herein that the capacitor power dissipation is computed with

$$I_{C,rms}^{2}R_{ESR} = \sum_{f=f_{1}}^{IML} I_{C,rms}^{2} \left(f\right) R_{ESR} \left(f\right) + I_{C,rms,f>1kHz}^{2} R_{ESR,f>1kHz}$$
(5)

where the first term and second term in (5) represent the power losses caused by the individual LOH currents and overall SHC RMS value in the dc-link, respectively.

#### III. DC-LINK CURRENT LOW ORDER HARMONICS COMPUTATION METHODS

A straightforward instant power based computational method is proposed in this paper to analyze the dc-link LOH currents.

Firstly, compared to the fundamental frequency and switching harmonic voltages ( $v_{sw\_harm}$ ), the LOH voltages are negligible as explained in section II. Then the output voltage of inverter is written as

$$v_{out} = v_c M_1 \cos(\omega_1 t) + v_{sw\_harm}$$
(6)

Secondly, unlike the voltages, the LOHs in the ac current are the dominant components in applications like APF. Instead, current ripples (SHCs) are negligible in the ac current expression, which is defined as

$$i_{out} = \sum_{k=1}^{\infty} I_k \cos\left(k\omega_1 t - \varphi_k\right) \tag{7}$$

where  $I_k$  and  $\varphi_k$  are the magnitude and initial phase angle of  $k^{\text{th}}$  harmonic current, respectively. Then the instantaneous power on the inverter ac side is obtained by multiplying (6) with (7),

$$p_{ac} = \frac{v_c M_1}{2} \sum_{k=1} I_k \begin{bmatrix} \cos\left((k-1)\omega_1 t - \varphi_k\right) \\ +\cos\left((k+1)\omega_1 t - \varphi_k\right) \end{bmatrix} + v_{sw\_harm} \dot{i}_{out} \quad (8)$$

The dc side instantaneous power could be seen as equal to (8) without considering power losses of the inverter. Hence, by dividing  $v_c$  from (8), the dc-link current is expressed as:

 $i_{dc} = \frac{M_1}{2} \sum_{k=1} I_k \begin{bmatrix} \cos\left((k-1)\omega_1 t - \varphi_k\right) \\ +\cos\left((k+1)\omega_1 t - \varphi_k\right) \end{bmatrix} + \frac{v_{sw\_harm}}{v_c} i_{out} \quad (9)$ 

The two terms in (9) represent two parts in the dc-link current, i.e. the LOHs and SHCs. The SHCs in the dc-link current are to be derived in detail in the subsequent section. The expression of the LOHs in dc-link current is defined as

$$i_{dc\_low} = \frac{M_1}{2} \sum_{k=1} I_k \begin{bmatrix} \cos((k-1)\omega_1 t - \varphi_k) \\ +\cos((k+1)\omega_1 t - \varphi_k) \end{bmatrix}$$
(10)

When the inverter design requirements are given, such as a single phase APF with a full set of the major harmonic currents to cancel, the worst case dc-link LOH currents can be readily obtained from (10) for each LOH in the ac current. Equation (10) also reveals the fact that the  $k^{\text{th}}$  harmonic in ac current induces both the  $(k-1)^{\text{th}}$  and  $(k+1)^{\text{th}}$  harmonic currents in the dc-link. Using the ac current with the 1<sup>st</sup>, 5<sup>th</sup>, 8<sup>th</sup> harmonics to exemplify, the 0<sup>th</sup>, 2<sup>nd</sup>, 4<sup>th</sup>, 6<sup>th</sup>, 7<sup>th</sup>, 9<sup>th</sup> harmonic currents are present in the dc-link. It is also instructive to note that if two ac current harmonics  $(k_1^{\text{th}} \text{ and } k_2^{\text{th}})$  satisfy  $k_1-k_2=2$  and  $|\varphi_{k1}-\varphi_{k2}|=\pi$ , the corresponding  $(k_1-1)^{\text{th}}$  and  $(k_2+1)^{\text{th}}$  harmonic currents in the dc-link would cancel each other; if  $k_1-k_2=2$  and  $\varphi_{k1}=\varphi_{k2}$ , the two harmonic currents in the dc-link would reinforce each other. Herein, the average dc current expression is obtained by setting k as 1 in (10).

$$I_{dc_avg} = \frac{M_1 I_1}{2} \cos(\varphi_1) \tag{11}$$

From (10), the dc-link LOH currents RMS value (including the average dc value) could be derived as

$$I_{dc\_lowRMS} = \frac{M_1}{2} \sqrt{ \left( I_1 \cos(\varphi_1) \right)^2 + \left( \frac{I_1}{\sqrt{2}} \right)^2 + \sum_{k=2} (I_k)^2 + \sum_{k=2} (I_{k-1})^2 + \sum_{k=2} (I_{k-1})$$

Even though (12) is not suitable for calculating capacitor losses, it is needed to derive the dc-link SHC RMS as in Section IV.

#### IV. RMS EQUATIONS OF THE SWITCHING HARMONIC CURRENTS IN THE DC-LINK UNDER LOW ORDER HARMONICS IN AC CURRENTS

There are 4 switching states in a single phase H bridge inverter. The dc-link current per switching state as in (1) is shown in Table I. Fig. 4 depicts the dc-link current waveform over one switching period with the unipolar modulation. The  $v_{tri}$ is the carrier signals,  $d_a$  and  $d_b$  are the duty cycle of  $T_{a1}$  and  $T_{b1}$ . The dc-link current RMS square in one switching period  $T_{sw}$  is expressed as

$$i_{dc_{-RMS}}^{2} = \frac{1}{T_{sw}} \int_{t_{0}}^{t_{0}+T_{sw}} i_{dc}^{2} dt$$
(13)

where  $t_0$  is the initial time. From Table I and Fig. 4, equation (13) can be rewritten as

$$i_{dc\_RMS}^2 = \left| d_a - d_b \right| i_{out}^2 \tag{14}$$

The duty cycles  $d_a$  and  $d_b$  are defined as

$$\begin{cases} d_{a} = \frac{1}{2} (v_{aM} + 1) \\ d_{b} = \frac{1}{2} (v_{bM} + 1) \end{cases}$$
(15)

4

Thus the overall dc-link current RMS is obtained by integrating over one fundamental cycle as

$$I_{dc_{-RMS}} = \sqrt{\frac{1}{2\pi}} \int_{\theta_0}^{\theta_0 + 2\pi} i_{dc_{-RMS}}^2 d\omega_{\rm l} t$$
(16)

where  $\theta_0$  is the start position of integration.

When the ac current is sinusoidal, it is well known that the envelope of the dc-link current is cyclic with a period of  $\pi$  (as shown in Fig. 5(a). From (16), the RMS value could be derived as

$$I_{dc_{-RMS}} = \sqrt{\frac{1}{\pi}} \int_{-\pi/2}^{\pi/2} (d_a - d_b) i_{out}^2 d\omega_{\rm l} t$$
(17)

where the result includes contributions from the dc,  $2^{nd}$  order harmonic and SHCs.

When the ac current has multiple LOHs, the envelopes of the dc-link current are quite different as illustrated in Fig. (5b) and (5c) where the ac current contains the 2<sup>nd</sup> or 4<sup>th</sup> harmonics. Their repetitive periods are  $2\pi$ . Although even harmonics are rare in modern applications, it does exist in some legacy applications that require simplicity and reliability such as nuclear power plant auxiliary power supplies, which use single phase ac power even with power level higher than 100kW. Here, large even harmonics need to be absorbed by APF when there are loads with half-wave rectifier front-end. The even harmonics are also discussed in [21].

Considering all possible LOH combinations in the ac current, the dc-link current RMS expression for each switching cycle varies in 3 segments within a complete fundamental cycle. By substituting (14) into (16), the dc-link current RMS value is expressed as

$$I_{dc\_RMS}^{2} = \frac{1}{2\pi} \times \begin{bmatrix} \int_{-\pi/2}^{\pi/2} (d_{a} - d_{b}) i_{out}^{2} d\omega_{l} t \\ + \int_{-\pi}^{-\pi/2} (d_{b} - d_{a}) i_{out}^{2} d\omega_{l} t \\ + \int_{\pi/2}^{\pi} (d_{b} - d_{a}) i_{out}^{2} d\omega_{l} t \end{bmatrix}$$
(18)

By combining (2), (7), (15), and (18), after somewhat lengthy derivation process, the dc current RMS expression is formulated as (19)-(21). The RMS result as in (19) has two parts, which is further defined by (20) and (21).

$$I_{dc\_RMS} = \sqrt{\sum_{k} I_{dc\_kRMS}^2 + \sum_{k1,k2} I_{dc\_k1k2RMS}^2}$$
(19)

The first part of (19) stems from the  $k^{\text{th}}$  harmonic (low order) in the ac current as defined by

$$I_{dc_{-}kRMS}^{2} = \frac{M_{1}I_{k}^{2}}{\pi} \left[ 1 - \frac{(-1)^{k}\cos(2\varphi_{k})}{4k^{2} - 1} \right]$$
(20)

The second part of (19) stems from any two LOHs ( $k_1^{\text{th}}$  and  $k_2^{\text{th}}$ ) in the ac current as defined by

5



(a) (b) Fig. 4 The switching function and dc-link current waveforms over one switching period when (a)  $d_a > d_b$ ; (b)  $d_a < d_b$ .

 $v_{tri}$ 

 $d_b$ 

 $a_{c}$ 

 $V_{tri}$ 

 $d_a$ 

 $d_{l}$ 



Fig. 5 The dc-link current waveforms at  $M_1$ =0.8 when the ac current contains harmonics of: (a)  $I_1$ =35A,  $\varphi_1$ =0; (b)  $I_1$ = $I_2$ =25A,  $\varphi_1$ = $\varphi_2$ =0; (c)  $I_1 = I_4 = 25, \varphi_1 = \varphi_4 = 0.$ 

TABLE I

| THE DC-LIN | IK CURRENT IN T | ERMS OF AC CUR | RENT AND SWITCH       | IING STATES |
|------------|-----------------|----------------|-----------------------|-------------|
|            | $S_a$           | $S_b$          | <u>i<sub>dc</sub></u> |             |
|            | 1               | 1              | 0                     |             |
|            | 1               | 0              | iout                  |             |
|            | 0               | 1              | $-i_{out}$            |             |
|            | 0               | 0              | 0                     |             |
|            |                 | _              |                       |             |
|            |                 |                |                       | × 1         |

$$I_{dc_{k}1k2RMS}^{2} = -\frac{2M_{1}I_{k1}I_{k2}}{\pi} \times \begin{bmatrix} \frac{\cos(\varphi_{k1} + \varphi_{k2})}{(k_{1} + k_{2})^{2} - 1} \cos\left((k_{1} + k_{2})\frac{\pi}{2}\right) \\ + \frac{\cos(\varphi_{k1} - \varphi_{k2})}{(k_{1} - k_{2})^{2} - 1} \cos\left((k_{1} - k_{2})\frac{\pi}{2}\right) \end{bmatrix}$$
(21)

Therefore, by eliminating the dc-link LOH currents RMS value as defined in (12), the SHC RMS in the dc-link could be obtained as

$$I_{dc\_switchRMS} = \sqrt{I_{dc\_RMS}^2 - I_{dc\_lowRMS}^2}$$
(22)

The equations (19)-(22) could be simplified significantly when applied to the special cases, such as the grid-tied inverter with only the fundamental component in the ac current. By setting k=1 in (22), the resulting dc-link SHC RMS expression as in (23) exactly matches (13) in [3].

$$I_{dc_switchRMS} = I_1 \sqrt{\frac{M_1}{24\pi} \left[ 24 + \left(8 - 3\pi M_1\right) \cos\left(2\varphi_1\right) - 6\pi M_1 \right]}$$
(23)

## V. WORST CASE DESIGN OF THE DC-LINK CURRENTS

In practical design, the worst cases for both the SHC RMS value and individual LOH currents are needed for the capacitor

## A. Simplified SHC RMS Value Equations for the Worst Case

It is impractical to obtain the dc-link SHC RMS maximum value by directly using the complete equation set (12), (19)-(22), as it would need to traverse the full ranges of the phase angles of each individual LOH currents, rendering infinite Even though this repetitive MATLAB) is more advantageous than the old ways of running numerous simulation cases, it is still time consuming and not convenient for design purposes. For example, assuming the iterations of each LOH phase angle range is 628 (with the 0.01 radian phase angle interval), the total iteration number become  $628^3$  when the ac currents have 3 LOH currents. Therefore, some simplifications are needed to facilitate the design practice.

Firstly, it is discovered that most of the phase angle dependent terms in (19)-(21) are negligible due to their overwhelmingly large denominators, except for the cases when k=1 in (20) and  $k_1-k_2=2$  in (21). Therefore, the overall RMS values of the dc-link current could be simplified as

$$I_{dc_{-RMS}} = \sqrt{\frac{M_{1}}{\pi} \left[ \sum_{k=1}^{\infty} I_{k}^{2} + \frac{I_{1}^{2} \cos(2\varphi_{1})}{3} \right]} + \frac{2M_{1}}{3\pi} \sum_{k_{1}-k_{2}=2} \left[ I_{k1} I_{k2} \cos(\varphi_{k1} - \varphi_{k2}) \right]}$$
(24)

Then by removing the RMS values of the LOHs and the dc average value as in (12), the simplified RMS expression of the dc-link SHC could be obtained as

$$I_{dc_{-}switchRMS} = \sqrt{\left(\frac{2M_{1}}{3\pi} - \frac{M_{1}^{2}}{8}\right)I_{1}^{2} + \left(\frac{M_{1}}{\pi} - \frac{M_{1}^{2}}{4}\right)\sum_{k=2}I_{k}^{2}} - \left(\frac{M_{1}^{2}}{4} - \frac{2M_{1}}{3\pi}\right)(I_{1}\cos(\varphi_{1}))^{2} - \left(\frac{M_{1}^{2}}{4} - \frac{2M_{1}}{3\pi}\right)\sum_{k_{1}-k_{2}=2}I_{k_{1}}I_{k_{2}}\cos(\varphi_{k_{1}} - \varphi_{k_{2}})$$
(25)

Apparently, once the *M*-index or dc voltage is given, the maximum  $I_{dc_switchRMS}$  is obtained if the third term in (25) satisfies  $\varphi_1=0$  (0< $M_1$ <0.85) or  $\varphi_1=\pi/2$  (0.85< $M_1$ <1) and the fourth term in (25) satisfies  $\varphi_{k1} = \varphi_{k2}$  (0<M<sub>1</sub><0.85) or  $|\varphi_{k1}-\varphi_{k2}| = \pi$  $(0.85 < M_1 < 1)$ . Hence the maximum  $I_{dc_switchRMS}$  expression is

$$I_{dc\_maxswitchRMS} = \begin{cases} \left(\frac{2M_1}{3\pi} - \frac{M_1^2}{8}\right)I_1^2 + \left(\frac{M_1}{\pi} - \frac{M_1^2}{4}\right)\sum_{k=2}I_k^2 \\ + \left\{ \frac{\left|\frac{M_1^2}{4} - \frac{2M_1}{3\pi}\right|I_1^2 & \text{if } 0 < M_1 < 0.85 \\ 0 & \text{if } 0.85 < M_1 < 1 \\ + \left|\frac{M_1^2}{4} - \frac{2M_1}{3\pi}\right|\sum_{k_1-k_2=2}I_{k_1}I_{k_2} \end{cases} \end{cases}$$

$$(26)$$

Equation (26) is a handy tool for the dc-link design cases that has many harmonics on the ac side such as the 3<sup>rd</sup>, 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>th</sup>, ...etc. By comparison, it would be almost impossible for the spectral analysis or RMS equations in prior art to obtain the worst case results out of infinite dc-link current envelopes as the LOHs phase angles vary within their full ranges.

#### B. Worst Case for Individual LOH Current Values

The dc-link LOH currents are the other design factor for the capacitor sizing. It is clear to see from (10) that each ac side LOH current induces two LOH currents in the dc-link as in Fig. 6. When the ac current consists of  $k_1^{\text{th}}$  and  $k_2^{\text{th}}$  harmonics ( $k_1$ - $k_2$ =2), two dc-link LOH currents will have the same frequency, and their vector sum amplitude varies with the combinations of the LOHs phase angles. The worst case is when they add up as in Fig. 6(b) and as expressed in Table II. Other than the scenario when the ac side  $k_1^{\text{th}}$  and  $k_2^{\text{th}}$  harmonics ( $k_1$ - $k_2$ =2) co-exist, the individual LOH values are fixed with their amplitude, so there is no worst case.

## C. Overall Worst Case with both SHC and LOH Currents

It can be seen from (5) that the overall worst case for capacitor losses and sizing considers both the SHC RMS value and LOH currents. Table III summaries the worst cases of both the SHC RMS value and LOH currents, throughout the full M-index range. Only when the ac side  $k_1^{\text{th}}$  and  $k_2^{\text{th}}$  harmonics ( $k_1$ - $k_2$ =2) co-exist, the varying terms as in Table III are non-zero and vary with the LOHs phase angles, so that the overall worst case is obtained with certain phase angles combinations.

From Table III, it is seen that the SHC RMS value and LOH currents could reach their maximum at the same time when the M-index is from 0 to 0.85, so that the worst case here is clear cut. However, as for the M-index between 0.85 and 1, if the SHC RMS value reaches its maximum, the LOH currents are at the minimum, and vice versa. In this scenario, the worst case is obtained by comparing the varying terms listed in Table III for SHC RMS and LOH currents.

$$\begin{cases} I_{SHC_Vary1} = \left( -\frac{M_1^2}{4} + \frac{2M_1}{3\pi} \right) \sum_{k_1 - k_2 = 2} \left( I_{k_1} I_{k_2} \cos\left(\varphi_{k_1} - \varphi_{k_2}\right) \right) \\ I_{LOH_Vary2} = \frac{M_1^2}{8} \sum_{k_1 - k_2 = 2} \left( I_{k_1}^2 + I_{k_2}^2 + 2I_{k_1} I_{k_2} \cos\left(\varphi_{k_1} - \varphi_{k_2}\right) \right) \end{cases}$$

$$(27)$$

As for the M-index between 0.85 and 1, as illustrated in Fig. 7, it is clear that the varying terms of the LOH currents is larger than that of the SHC RMS value. Moreover, the ESR value for frequencies below 1kHz is greater than its value at switching frequencies. Therefore, the LOH currents contribute more to the



6

Fig. 6 The typical dc-link LOH currents spectrum when the ac current has  $k_1^{\text{th}}$  and  $k_2^{\text{th}}$  harmonics: (a)  $k_2+1\neq k_1-1$ ; (b)  $k_2+1=k_1-1$ .

 TABLE II

 SUM OF TWO DC-LINK LOH CURRENTS WITH THE SAME FREQUENCY

  $(k_1-1=k_2+1)$ 

| dc-link LOH Current RMS                                                                       | Maximum Value                                          |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|
| $\frac{M_1}{4}\sqrt{2(I_{k_1}^2+I_{k_2}^2+2I_{k_1}I_{k_2}\cos(\varphi_{k_1}-\varphi_{k_2}))}$ | $\frac{\sqrt{2}M_1}{4} \left( I_{k1} + I_{k2} \right)$ |

capacitor power losses than the SHC RMS value with  $0.85 < M_1 < 1$ . Fig. 8 gives the flow chart of the worst case design for the capacitor power losses.

#### D. Practical Design Case Study

In the following quantitative design case of an APF, the proposed complete equations and their simplified forms are applied to compute the dc-link current. The grid voltage is 220VRMS and the requirements of the maximum LOHs in the ac current are  $I_3$ =50A,  $I_5$ =30A. Here, two dc voltages (320V and 400V) are used to exemplify two cases with different M-indexes (0.78 and 0.97). The worst case LOH currents (when  $\varphi_3=\varphi_5$ ) are computed and listed in Table IV.

Next, the dc-link SHC RMS values are calculated by the complete equations set (19)-(22) and its simplified form (25). For comparison, they are plotted in Fig. 9 side by side for the full ranges of phase angles ( $\varphi_3$  and  $\varphi_5$ ) of the given  $3^{rd}$  and  $5^{th}$  harmonics. In both Fig. 9(a) and Fig. 9(b), it is clear to see that the error percentages don't exceed 8%. So that equation (25) and its variant (26) are efficient for obtaining the RMS value of the dc-link SHC and its maximum value out of all possible phase angles of the LOHs in the ac current with given amplitudes.

As explained in the subsection C of Section V, as the Mindex 0.78 is within [0, 0.85], the worst cases for SHC RMS value (18.6A) and LOH currents both occur with the same LOHs phase angle combination; as the M-index 0.97 is within [0.85, 1], the phase angle combination with the worst case LOH currents brings up the worst case for the overall capacitor power losses, even it corresponds to the minimum SHC RMS value (14.4A).

In practical design, the manufacture datasheet does not usually give the ESR values for the desired temperature conditions. For this design case study, 60 °C is assumed as ambient temperature inside the cabinet and the electrolytic capacitor B43504 series (TDK EPCOS) is used. The dc capacitor bank is designed with 800V peak rating by using two 400V-RATED b43504c9277M0 capacitors in series and 16 branches in parallel. Herein, the data sheet only provides the

7

| TABLE III<br>The conditions for the SHC RMS and each LOH current RMS reach their maximum values |                                |                                                            |                                                                                                                                         |  |  |  |
|-------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Category                                                                                        | Modulation Index               | Worst Case Angle Combo                                     | The Varying Term                                                                                                                        |  |  |  |
|                                                                                                 | 0< <i>M</i> <sub>1</sub> <0.85 | $\varphi_1=0, \varphi_{k1}=\varphi_{k2}$                   | $\begin{pmatrix} M_1^2 & 2M_1 \end{pmatrix} \sum L L \exp(\alpha - \alpha)$                                                             |  |  |  |
| SHC RMS                                                                                         | 0.85< <i>M</i> <sub>1</sub> <1 | $\varphi_1 = \pi/2, \  \varphi_{k1} - \varphi_{k2}  = \pi$ | $\left(\frac{-4}{4}+\frac{-3\pi}{3\pi}\right)_{k_{1}-k_{2}=2}^{2}I_{k_{1}}I_{k_{2}}\cos(\varphi_{k_{1}}-\varphi_{k_{2}})$               |  |  |  |
| LOH currents                                                                                    | 0< <i>M</i> <sub>1</sub> <1    | $\varphi_{k1}=\varphi_{k2}$                                | $\frac{M_1^2}{8} \sum_{k_1-k_2=2} \left( I_{k_1}^2 + I_{k_2}^2 + 2I_{k_1}I_{k_2}\cos\left(\varphi_{k_1} - \varphi_{k_2}\right) \right)$ |  |  |  |

|  | TABLE IV<br>Summary Sheet of the Practical Design Cases                                |                                                                                                   |       |       |        |                |  |
|--|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-------|--------|----------------|--|
|  | Frequency (Hz)                                                                         |                                                                                                   |       | 200   | 300    | >1000          |  |
|  | Single Capacitor Normalized ESR<br>(ESR <sub>f</sub> /ESR <sub>100Hz_60°C</sub> )      |                                                                                                   | 1     | 0.69  | 0.56   | 0.38           |  |
|  | Capacitor Bank Normalized ESR<br>(ESR <sub>f</sub> /ESR <sub>100Hz_60°C</sub> )×(2/16) |                                                                                                   | 0.13  | 0.09  | 0.07   | 0.05           |  |
|  | M <sub>1</sub> =0.78                                                                   | LOH Currents (RMS) (A)                                                                            | 13.8  | 22.1  | 8.3    | /              |  |
|  |                                                                                        | SHC RMS (A)                                                                                       | /     | /     | /      | 18.6           |  |
|  |                                                                                        | Normalized Capacitor Bank Loss $(I_f^2 \times (ESR_f/ESR_{100Hz\_60^\circ C}) \times (2/16))$     | 24.76 | 43.96 | 4.82   | 17.30          |  |
|  |                                                                                        | Total Normalized Capacitor Bank Loss                                                              | 90.84 |       |        |                |  |
|  | <i>M</i> <sub>1</sub> =0.97                                                            | LOH Currents (RMS) (A)                                                                            | 17.2  | 27.5  | 10.3   | /              |  |
|  |                                                                                        | SHC RMS (A)                                                                                       | /     | /     | /      | 14.4 (minimum) |  |
|  |                                                                                        | Normalized Capacitor Bank Loss<br>$(I_f^2 \times (ESR_f/ESR_{100Hz\_60^{\circ}C}) \times (2/16))$ | 38.46 | 68.06 | 7.43   | 10.39          |  |
|  |                                                                                        | Total Normalized Capacitor Bank Loss                                                              |       |       | 124.34 |                |  |



#### 2168-6777 (c) 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/JESTPE.2018.2876443, IEEE Journal of Emerging and Selected Topics in Power Electronics

Switching Harmonic Current RMS in DC-Link with M=0.78

Not Simplified Simplified **Error** Percentage  $101^{-5}$  Error percentage 20 20 10Current(A)Current (A)  $\frac{16}{2\pi}$  $\frac{16}{2\pi}$  $P_{h_{\partial s_{e_{\partial \eta_{e_{i_{\partial g_{e_{i_{\partial g_{e_{i_{\partial g_{e_{i_{a_{g_{e_{i_{a_{g_{e_{a_{e_{a_{a_{e_{a}}}}}}}}}}}}}}} \pi }}$  $p_{h_{a_{s_{e_{a_{s_{e_{a_{g_{e_{a_{g_{e_{a_{g_{e_{a_{g_{e_{a_{e_{a_{g_{e_{a_{a_{e_{a_{a_{e_{a_{a}}}}}}}}}}}}^{2\pi}}}}$ (a) Switching Harmonic Current RMS in DC-Link with M=0.97 Simplified Not Simplified Error Percentage  $2^{2}$  Error percentage 20 20 Current (A) Current (A) 12 8ι 2π  $\frac{1}{p_{1}} \frac{1}{p_{2}} \frac{1}{p_{3}} \frac{1}$  $P_{h_{\partial_{s_{e_{\partial_{n_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a}}}}}}\pi}}^{2}\pi}}}}^{2\pi}}}$  $P_{h_{\partial_{s_{e_{\partial_{n_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a_{e_{a}}}}}}}}^{\pi}}}}}}}}$ (b)

Fig. 9 The SHC RMS values in dc-link for the full ranges of phase angles of the 3<sup>rd</sup> and 5<sup>th</sup> harmonics in the ac current ( $I_3$ =50A and  $I_5$ =30A): (a)  $M_1$ =0.78; (b)  $M_1$ =0.97.



Fig. 10 B43504 series electrolytic capacitor (TDK EPCOS) ESR frequency dependency curve.

maximal permissible current (at 100Hz) at 60 °C and the ESR value (at 100Hz) is only given for 20 °C. Therefore, the power losses at 60 °C of the LOHs and SHCs in the dc-link currents cannot be computed. Fortunately, the normalized ESR

frequency characteristics at 60 °C (the ratio of the ESR at certain frequency vs. the ESR at 100Hz) is given in Fig. 10. Therefore, computing the actual capacitor losses is no longer necessary. Instead, the normalized ESRs and the normalized capacitor losses at 100Hz, 200Hz, 300Hz and the switching frequencies for individual capacitors and the capacitor bank are computed and listed in Table IV.

The normalized losses of the capacitor bank and the individual capacitor are computed as 124.34 and 3.89 (M-index = 0.97), respectively. With the maximal permissible current of 3.51A (peak) at 60°C as given by the datasheet, the allowable normalized individual capacitor loss is 6.16. Hence, there is sufficient design margin under the worst case operating point.

## VI. SIMULATION, EXPERIMENTAL AND COMPUTATIONAL RESULTS

To verify the effectiveness of the proposed computation methods, both simulation and experiment are carried out. The single phase H-bridge inverter prototype is constructed as in Fig. 11. The dc supply voltage and grid voltage are 420V and 220VRMS, respectively. The system parameters are listed in Table V. The dc-link capacitor bank is composed of two capacitors in series. The rated voltage, maximum permissible current and capacitance of the individual capacitor are 450Vdc, 16.3A at 60°C and 1800uF, respectively. The PWM and control loop frequency of the inverter are both 10kHz. The closed loop controller is a hybrid current regulator based on a PR in parallel with a RP controller. The H-bridge inverter is controlled as a single phase grid-tied programmable APF, which can inject into the grid multiple harmonic currents of arbitrary orders, phase angles and magnitudes, so that the dc-link harmonic currents could be conveniently evaluated. It should be noted that the H-bridge inverter test bench is constructed simply to verify the dc-link current computation models and simulation waveforms, so that its parameters and capacitor ratings are not optimally designed as demonstrated in the subsection D of Section V.

The test conditions for both the simulations and the experiments are the same and listed in Table VI. Both simulations and the experiments are done with more complicated multiple LOH currents injection into the ac grid, in order to confirm the effectiveness and accuracy of the proposed computation models for generic design cases. Moreover, the 4 test cases with the same set of the 3<sup>rd</sup>, 5<sup>th</sup> and 7<sup>th</sup> harmonics are also specifically designed to verify the worst case analysis as discussed in details in Section V.

#### A. Simulation Results

It is clear to see from Fig. 12 and Fig. 14(a) that the computational results of both the LOH currents and SHC RMS in the dc-link well matched the simulation results. It interesting to discover from Fig. 12(c) that, although three harmonics were present in the ac current, only the  $2^{nd}$  and  $8^{th}$  currents exist in the dc-link. This is because the  $4^{th}$  dc-link harmonics induced by the  $3^{rd}$  and  $5^{th}$  harmonic currents in the ac current cancel out each other. Similarly, the  $6^{th}$  dc-link harmonics are also cancelled out.

#### B. Experimental Results and Worst Case Verification

The test results and the LOH currents and SHC RMS values in the dc-link are shown in Fig. 13 and Fig. 14(b). It is clear that the experimental and computational results match very well. Also, the waveforms of the simulations and the experiments matches very well.

It should be noted that Fig. 13 (b)-(d) and Fig. 14(b) show the experimental results of LOH currents and SHC RMS value in the dc-link when the ac current contains the 3<sup>rd</sup> (10A), 5<sup>th</sup> (10A) and 7<sup>th</sup> (10A) harmonics with different phase angles. As analyzed in Section V, the worst case in this scenario is  $\varphi_3 = \varphi_5$ and  $\varphi_7 = \varphi_5$ . This verifies the worst case analysis as in Section V.

It is very instructive to see from Fig. 13 that not only the dclink current test results shows unusual and complicated envelope patterns, but also the same set of the LOHs in the ac current with the same amplitudes would have quite different dclink current envelopes as their phase angles vary, so that their SHC RMS value would be different. This demonstrates that the proposed design methods provide a handy and generalized tool to analyze the dc-link current and obtain the worst case for capacitor power losses under arbitrary combinations of LOH

## Single phase UPS+APF prototype constructed in lab

9



Fig. 11 Single phase H-bridge inverter prototype.

#### TABLE V System Parameters

| 5 I SI EMI I MARINE I ENS                  |                     |            |  |  |
|--------------------------------------------|---------------------|------------|--|--|
| Description                                | Part Number         | Parameters |  |  |
| Filter inductor on the grid side $L_g$     | Custom-made         | 200uH      |  |  |
| Filter inductor on the inverter side $L_r$ | Custom-made         | 400uH      |  |  |
| Filter capacitor (Y-connected) $C_f$       | MKP1847610354P4     | 10uF       |  |  |
| Damping resistor $R_d$                     | TEH100M1R00JE       | 1Ω         |  |  |
| DC-link capacitor $C_{dc}$                 | B43725A5188M000     | 900uF      |  |  |
| IGBT Power Modules                         | SKiiP 513GD122-3DUL | 1200V      |  |  |

currents in the ac current.

#### C. Error Analysis

Although both the experimental and simulation results of the dc-link LOH currents and SHC RMS value well matched the computational results, there are still slight differences among them. Table VII and Table VIII give the error percentages between the experimental and computation results for the LOH currents and the SHC RMS value, respectively. Note that the total RMS value of all the LOH currents computed with (12) as listed in Table VII is just used here to verify the overall accuracy, instead of being used for capacitor losses computation. Even though the error percentage is well within the design margin, it is very instructive to explain these differences as below.

The LOHs in the inverter output voltage, SHC ripples in the ac current and power module losses are the three main reasons for these differences. For simplicity, they are safely neglected when establishing the computation models for the dc-link LOH currents and the SHC RMS value. Suppose that the LOH voltages and SHC ripples in the ac current are considered during the derivation, the inverter output voltage as in (6) and (7) is redefined as

$$v'_{out} = v_{out} + v_c \sum_{n=2} M_n \cos\left(n\omega_1 t - \varphi_{vn}\right)$$
(28)

$$\dot{i}_{out} = \dot{i}_{out} + \dot{i}_{sw\_harm}$$
(29)

where the  $i_{sw\_harm}$  represents the SHC ripples in the ac current.

10

| TEST CASES FOR BOTH THE SIMULATIONS AND EXPERIMENTS |                                                                                          |                         |  |  |
|-----------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------|--|--|
|                                                     | (a) $I_1=10A$ ( $\phi_1=0$ ), $I_3=10A$ ( $\phi_3=0$ ), $I_5=10A$ ( $\phi_5=0$ )         |                         |  |  |
|                                                     | (b) $I_3=10A (\phi_3=0), I_5=10A (\phi_5=0), I_7=10A (\phi_7=0)$                         |                         |  |  |
| The tests cases for both the                        | (c) $I_3=10A (\phi_3=0), I_5=10A (\phi_5=\pi), I_7=10A (\phi_7=0)$                       | Worst case verification |  |  |
| simulations and experiments                         | (d) $I_3=10A$ ( $\phi_3=\pi/4$ ), $I_5=10A$ ( $\phi_5=0$ ), $I_7=10A$ ( $\phi_7=0$ )     |                         |  |  |
|                                                     | (e) $I_3=10A$ ( $\phi_3=\pi/4$ ), $I_5=10A$ ( $\phi_5=0$ ), $I_7=25A$ ( $\phi_7=\pi/4$ ) |                         |  |  |
|                                                     | (f) $I_5=10A (\phi_5=0), I_7=10A (\phi_7=0), I_9=10A (\phi_9=0)$                         |                         |  |  |

TABLE VI Test Cases For Both The Simulations And Experiment

Then the instantaneous power on the inverter ac side is obtained by multiplying (28) and (29) as

$$p_{ac} = p_{ac} + v_{out} i_{sw\_harm} + v_c i_{out} \sum_{n=2} M_n \cos(n\omega_1 t - \varphi_{vn}) + v_c i_{sw\_harm} \sum_{n=2} M_n \cos(n\omega_1 t - \varphi_{vn})$$

$$(30)$$

By dividing the dc voltage  $v_c$  from (30), the dc-link current can be expressed as

$$\dot{i_{dc}} = \dot{i_{dc}} + \frac{1}{2} \sum_{k=1}^{\infty} \sum_{n=2}^{\infty} I_k M_n \begin{bmatrix} \cos\left((k-n)\omega_1 t - \varphi_k + \varphi_{vn}\right) \\ + \cos\left((k+n)\omega_1 t - \varphi_k - \varphi_{vn}\right) \end{bmatrix} \\ + \dot{i_{sw\_harm}} \sum_{n=2}^{\infty} M_n \cos\left(n\omega_1 t - \varphi_{vn}\right) + v_{out}\dot{i_{sw\_harm}} / v_c$$
(31)

Compared with the dc-link current expression in (10), the detailed dc-link current expression as in (31) has 3 extra components. The first extra component is the second term in (31), which indicates that the LOH voltages introduce additional dc-link LOH currents. The interaction between the  $n^{\text{th}}$  harmonic voltage and  $k^{\text{th}}$  harmonic current would induce the  $(k-n)^{\text{th}}$  and  $(k+n)^{\text{th}}$  LOH currents in the dc-link. For example, when the ac current consists of the 3<sup>rd</sup>, 5<sup>th</sup> and 7<sup>th</sup> harmonics, the inverter output voltage also has small amount of the 3rd, 5th and 7<sup>th</sup> harmonics besides the dominant fundamental frequency component. Therefore, besides the 2<sup>nd</sup>, 4<sup>th</sup>, 6<sup>th</sup> and 8<sup>th</sup> harmonic currents in the dc-link, it is deduced from (31) that the 0<sup>th</sup>, 10<sup>th</sup>, 12<sup>th</sup> LOH harmonic currents are also present in small quantities in the dc-link. This interesting phenomenon can also be observed from both the simulation and the experimental results as in the subplots (b, c, d, e) of Fig. 12 and Fig. 13. More interestingly, the experimental results in Fig. 13 have small amount of the dc-link LOH currents that are not present in the simulation. This is obviously due to the miscellaneous grid voltage harmonics not included in the simulations.

The second and the third extra components are the third and fourth terms in (31), which indicates that the LOH voltages together with SHC ripples in the ac current introduce extra SHCs in the dc-link. Therefore, the LOH voltages and SHC ripples in the actual ac current would lead to additional SHC RMS values in the dc-link in reality. Moreover, by neglecting the power module losses, the computational results will be even smaller than the reality. From Table VII and Table VIII, the deductions above are verified that the computation results are always less than experimental results. However, the computation results error percentage is reasonably low and within 9%, which can be safely absorbed by the design margin. Therefore, the LOH voltages, SHC ripples in the ac current and the power module losses can be safely neglected in deriving all the computation models in this paper.

#### VII. CONCLUSION

An analytical method for the dc-link current of the single phase H-bridge inverter with harmonic ac currents is presented in this paper. Due to the capacitor ESR frequency characteristics, the dc-link current harmonics are decomposed into the LOHs and SHC RMS, and formulated separately. The proposed method is effective to analyze various unusual dc-link current patterns under arbitrary combinations of LOHs in the ac current. Moreover, to accelerate the worst case dc capacitor design, the SHC RMS equations are further simplified into one equation. The comprehensive rule and the design flow chart are established to compute the capacitor losses worst case in a quantitative dc-link capacitor design case, considering both the SHC RMS values and LOH currents, under different M-index. In contrast, the spectral analysis or RMS equations in prior art are not possible to handle the design cases with multiple LOHs in the ac current. Finally, the various complicated dc-link current patterns in the simulations and the lab tests demonstrate that the proposed method is a practical and generalized tool to analyze the dc-link current of the single phase inverter under arbitrary harmonic ac currents. Moreover, the worst case analysis is verified by the experiment and the differences between the experiment and computation results are formulated and explained definitely.



Fig. 12 Simulation and computational results of LOHs in the dc-link with six different combinations of harmonics in the ac current



Fig. 13 Experimental and computational results of LOHs in the dc-link six different combinations of harmonics in the ac current.



Fig. 14 Simulation, experimental and computation results of the dc-link SHC RMS value with six different combinations of harmonics in the ac current (a): Simulation results; (b) Experimental results.

| TABLE VII                                                                               |
|-----------------------------------------------------------------------------------------|
| THE TOTAL RMS RESULTS OF THE LOH CURRENTS (0-1KHz) IN THE DC-LINK AS COMPUTED WITH (12) |
|                                                                                         |

| AC Current                                                                           | Experimental | Computation | Error Percentage |
|--------------------------------------------------------------------------------------|--------------|-------------|------------------|
| Inject 1 <sup>st</sup> (10A,0), 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,0)     | 9.29A        | 8.58A       | 7.7%             |
| Inject 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,0)     | 8.80A        | 8.37A       | 4.9%             |
| Inject 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,π), 7 <sup>th</sup> (10A,0)     | 3.75A        | 3.73A       | 0.5%             |
| Inject 3 <sup>rd</sup> (10A,π/4), 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,0)   | 8.41A        | 8.06A       | 4.2%             |
| Inject 3 <sup>rd</sup> (10A,π/4), 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,π/4) | 8.07A        | 7.66A       | 5.1%             |
| Inject 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,0), 9 <sup>th</sup> (10A,0)     | 8.15A        | 7.83A       | 3.9%             |

TABLE VIII THE SHC RMS VALUE (>1KHZ) IN THE DC-LINK

|                                                                                      | E            | Computation |          | Error Pe | Error Percentage |  |
|--------------------------------------------------------------------------------------|--------------|-------------|----------|----------|------------------|--|
| AC Current                                                                           | Experimental | NS          | Simplify | NS       | Simplify         |  |
| Inject 1 <sup>st</sup> (10A,0), 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,0)     | 5.02         | 4.80        | 5.28     | 4.4%     | -5.2%            |  |
| Inject 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,0)     | 5.29         | 4.89        | 5.14     | 7.6%     | 2.8%             |  |
| Inject 3 <sup>rd</sup> (10A,0), 5 <sup>th</sup> (10A,π), 7 <sup>th</sup> (10A,0)     | 5.03         | 4.73        | 4.80     | 6.0%     | 4.6%             |  |
| Inject $3^{rd}(10A,\pi/4)$ , $5^{th}(10A,0)$ , $7^{th}(10A,0)$                       | 5.18         | 4.89        | 5.13     | 5.6%     | 0.97%            |  |
| Inject 3 <sup>rd</sup> (10A,π/4), 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,π/4) | 5.00         | 4.69        | 5.12     | 6.2%     | -2.4%            |  |
| Inject 5 <sup>th</sup> (10A,0), 7 <sup>th</sup> (10A,0), 9 <sup>th</sup> (10A,0)     | 5.09         | 4.67        | 4.89     | 8.3%     | 3.9%             |  |

#### REFERENCES

- F. Renken, "Analytic calculation of the dc-link capacitor current for pulsed three-phase inverters," in *Proc. 11<sup>th</sup> Int. Conf. Power Electron. Motion Control*, Riga, Latvia, Sep. 2004.
- [2] J. W. Kolar and S. D. Round, "Analytical calculation of the RMS current stress on the DC-link capacitor of voltage-PWM converter systems," *Proc. IEE—Electr. Power Appl.*, vol. 153, no. 4, pp. 535–543, Jul. 2006.
- [3] F. Renken, "The DC-link capacitor current in pulsed single-phase Hbridge inverters," in *Proc. Eur. Conf. Power Electron.*, Dresden, Germany,2005, pp. 1–10.
- [4] Q. Li, D. Jiang. "DC-link current analysis of three-phase 2L-VSI considering AC current ripple" *IET Power Electronics.*, vol. 11, Iss. 1, pp. 202-211, 2018.
- [5] G. Gohil, L. Bede, R. Teodorescu, T. Kerekes, F. Blaabjerg, "Analytical method to calculate the DC link current stress in voltage source converters," *IEEE International Conference on Power Electronics*, *Drives and Energy Systems (PEDES)*, Dec. 2014
- [6] M. H. Bierhoff, F. W. Fuchs, "DC-Link Harmonics of Three-Phase Voltage-Source Converters Influenced by the Pulse Width-Modulation

Strategy-An Analysis," IEEE Trans. Ind. Electron. vol. 55, no. 5, pp. 2085-2092, May, 2008.

- [7] B. P. Mcgrath, D. G. Holmes, "A general analytical method for calculating inverter DC-link current harmonics," *IEEE Trans. Ind. Appl.*, vol. 45, no. 5, pp. 1851–1859, Sep. 2009.
- [8] X. J. Pei, W. Zhou, and Y. Kang. "Analysis and Calculation of DC-Link Current and Voltage Ripples for Three-Phase Inverter with Unbalanced Load." *IEEE Trans. Power Electron.*, vol. 30, no. 10, pp. 5401-5402, Oct, 2015.
- [9] T. Wang and S. Lu, "A Comprehensive analysis of DC-link current for single phase H-bridge inverter under harmonic output currents," in *Proc ECCE*, Cincinnati, USA, Oct.2017. pp. 652-658.
- [10] M. L. Gasperi, "A method for predicting the expected life of bus capacitors," in *Conf. Rec. IEEE-IAS Annu. Meeting*, 1997, pp.1042–1047.
- [11] F. D. Kieferndorf, M. Forster, and T. A. Lipo, "Reduction of DC-bus capacitor ripple current with PAM/PWM converter," *IEEE Trans. Ind. Appl.*, vol. 40, no. 2, pp. 607–614, Mar./Apr. 2004.
- [12] H. Wen, W. Xiao, X. Wen, and P. Armstrong, "Analysis and evaluation of DC-link capacitors for high-power-density electric vehicle drive systems," *IEEE Trans. Veh. Technol.*, vol. 61, no. 7, pp. 2950–2964, Sep. 2012.
- [13] J. Holtz, "Pulsewidth modulation for electronic power conversion," *Proc. IEEE*, vol. 82, no. 8, pp. 1194–1214, Aug. 1994.
- [14] A. M. Trzynadlowski, R. L. Kirlin, and S. F. Legowski, "Space vector PWM technique with minimum switching losses and a variable pulse rate," *IEEE Trans. Ind. Electron.*, vol. 44, no. 2, pp. 173–181, Apr. 1997.
- [15] O. Ojo and P. M. Kshirsagar, "Concise modulation strategies for four-leg voltage source inverters," *IEEE Trans. Power Electron.*, vol. 19, no. 1, pp. 46–53, Jan. 2004.
- [16] J. Soomro, T. D. Memon, and M. A. Shah, "Design and analysis of single phase voltage source inverter using Unipolar and Bipolar pulse width modulation techniques," in *Proc. IEEE Int. Conf. Adv. Elect., Electron. Syst. Eng.*, Nov. 2016, pp. 277–282.
- [17] X. Wang, X. Ruan, S. Liu and C. K. Tse, "Full Feedforward of Grid Voltage for Grid-Connected Inverter with LCL Filter to Suppress Current Distortion Due to Grid Voltage Harmonics," *IEEE Trans. Power Electron.*, vol. 25, no. 12, pp. 3119-3127, Dec. 2010.
- [18] D. G. Holmes, T. A. Lipo, Pulse Width Modulation for Power Converters, IEEE press series on power engineering. Piscataway, NJ: IEEE Press, 2003.
- [19] S. Sen, K. Yenduri, P. Sensarma, "Step-by-step design and control of LCL filter based three phase grid-connected inverter", in 2014 IEEE International Conference on Industrial Technology, ICIT, Sep. 2014, pp. 503–508.
- [20] M. Liserre, F. Blaabjerg, and S. Hansen, "Design and control of an LCLfilter-based three-phase active rectifier," *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1281–1291, Sep. 2005.
- [21] RP. Bingham. "Harmonics-understanding the facts," 2010., available online at: http://dranetz.com



**Tao Wang** received the B.S. in electrical engineering and automation from the Chongqing University, Chongqing, China, in 2013. He is currently working toward the Ph.D. degree in power electronics and electric drive at the Chongqing University, Chongqing, China. His current research interests include the modelling and control of AC/DC converter, multilevel converters, embedded coder automation generation.



**Shuai Lu** (S'05–M'07) received the B.S.E.E. degree from Chongqing University, Chongqing, China, in 1997, the M.S.E.E. degree from the University of Wisconsin, Milwaukee, USA, in 2003, and the Ph.D. degree in electrical engineering from the University of Missouri–Rolla, Rolla, USA, in 2007. During his Ph.D. research, he authored or coauthored 20 technical papers, including 7 IEEE TRANSACTIONS papers. In February 2007, he joined MTS Systems Corporation, Eden Prairie, MN, USA, where he was the lead power electronics and motor drive engineer for the successful development of the world's first generation of the

hybrid electric system for Formula-1 cars in the 2009 race season (also known

as "KERS: Kinetic Energy Recovery System"), which is arguably the highest power density and performance hybrid electric system in the world. In the late 2012, he joined the Chongqing University as a professor, where he has established 7 laboratories (2 of them are multi-megaWatts rating test systems) and accomplished numerous industrial R&D projects in various areas of power electronics and motor drives, with the particular focus on the applications in hybrid and electric vehicles and renewable energy systems.